

# **New Contact Address**

in-tech smart charging GmbH

Important notice

Dear customer,

in-tech smart charging GmbH is expanding. From now on we will be based in Bitterfelder Str. 1-5 in 04129 Leipzig.

Our email address <u>smartcharging@in-tech.com</u> and phone number +49 341 39290250 remain unchangend.

As of now mail will be received at the new address.

Yours sincerely,

in-tech smart charging GmbH



# AN4 QCA7000 SPI / UART Protocol

I2SE GmbH: Christian Aurich, Stefan Wahren

June 14, 2018

# Contents

| 1  | Revisions                                                                                                                                                                                                                                           | 3                                           |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 2  | Introduction                                                                                                                                                                                                                                        | 3                                           |
| 3  | SPI Physical Layer                                                                                                                                                                                                                                  | 3                                           |
| 4  | UART Physical Layer                                                                                                                                                                                                                                 | 3                                           |
| 5  | SPI Command Structure   5.1 QCA7000 SPI registers   5.1.1 SPI_REG_BFR_SIZE   5.1.2 SPI_REG_WRBUF_SPC_AVA   5.1.3 SPI_REG_RDBUF_BYTE_AVA   5.1.4 SPI_REG_SPI_CONFIG   5.1.5 SPI_REG_INTR_CAUSE   5.1.6 SPI_REG_INTR_ENABLE   5.1.7 SPI_REG_SIGNATURE | <b>4</b><br>5<br>5<br>5<br>6<br>6<br>6<br>6 |
| 6  | Framing for Ethernet Packets   6.1 Transmit Frame   6.2 SPI Receive Frame   6.3 UART Receive Frame                                                                                                                                                  | <b>7</b><br>7<br>7<br>8                     |
| 7  |                                                                                                                                                                                                                                                     | <b>9</b><br>9<br>10<br>11                   |
| 8  | Troubleshooting                                                                                                                                                                                                                                     | 11                                          |
| 9  | Appendix                                                                                                                                                                                                                                            | 11                                          |
| 10 | Contact                                                                                                                                                                                                                                             | 11                                          |

# 1 Revisions

| 5 | June 16, 2018      | add I2SE address, add example ethernet frame, fix frame    |
|---|--------------------|------------------------------------------------------------|
|   |                    | offset in UART transmit description                        |
| 4 | February 7, 2017   | additionally describe UART interface to QCA7000            |
| 3 | April 1, 2016      | add SPI data width, add diagrams, add OSI model, fix ini-  |
|   |                    | tial setup fix interrupt handling, avoid misunderstandings |
| 2 | April 21, 2015     | added SPI CLK speed, changed EOF fields of transmit        |
|   |                    | frames to length 2                                         |
| 1 | September 30, 2014 | initial release                                            |

# 2 Introduction

This application note aims to describe the QCA7000 PLC Chip SPI / UART interface. The documentation was derived from the original Qualcomm Atheros Linux driver for the QCA7000, which was initially published at https://github.com/IoE/gca7000. All information within this document can be derived from this code.

The basis for this document is the status of the driver at the time this document was released initially. It's focus is on layers 1 and 2 of the OSI model.

| OSI layer        | Protocol    | Software component                       |
|------------------|-------------|------------------------------------------|
| 7 - Application  | Application | Application                              |
| 6 - Presentation |             |                                          |
| 5 - Session      |             |                                          |
| 4 - Transport    | TCP / UDP   | TCP / UDP stack                          |
| 3 - Network      | IP v4 / v6  | IP stack                                 |
| 2 - Data link    | Ethernet    | Ethernet over SPI / UART protocol driver |
| 1 - Physical     | SPI / UART  | SPI / UART driver                        |

I2SE GmbH does not give any free support for driver development. Please contact us if you want to know conditions of our paid support.

Note: During development we strongly suggest to have a logic analyzer with the following features:

- at least 5 channels
- at least 24 MHz sampling rate
- SPI / UART decoding

# 3 SPI Physical Layer

The QCA7000 acts as a SPI slave and uses Mode 3: CPOL=1, CPHA=1.

SPI data width is 8 bit. The SPI CLK period should not be less than 83.3 ns.

The SPI should be used in burst mode, meaning that the chip select is held low during a complete SPI message. Note: The SPI lines between Host CPU and QCA7000 should be kept as short as possible.

# 4 UART Physical Layer

The QCA7000 has a 4 wire UART interface (TX, RX, CTS, RTS) where the hardware flow control is optional. Several UART settings are possible and are configurable with tools that are available under NDA from Qualcomm. I2SE chose the settings in Table 4 as a default for all UART interfaced modules.

| Setting      | Value  |
|--------------|--------|
| Baud Rate    | 115200 |
| Data Bits    | 8      |
| Parity       | None   |
| Stop Bits    | 1      |
| Flow Control | None   |

Table 4: Default UART Settings

# 5 SPI Command Structure

The general function of the SPI protocol is to first send a two-byte command and then send or receive the associated data. The following interpretation is the same like on the SPI: most significant bit first.

| BIT     | 15         | 14                | 13-0     |
|---------|------------|-------------------|----------|
| MEANING | Read/Write | Internal/External | Register |

- Read/Write: read = 1 / write = 0
- Internal/External: Internal = 1 / External = 0, internal is used to read or write SPI registers of the local QCA7000, external is used to read or write Ethernet data.
- Register:
  - if Internal/External = 1: the register to read from or write to as defined in the list of QCA7000 SPI registers
  - if Internal/External = 0: the complete register must be zero





REGISTER 0x1A00





Figure 2: Example - Read SPI\_REG\_SIGNATURE 2/2

## 5.1 QCA7000 SPI registers

| REG Name               | Register Address | Access | Value width |
|------------------------|------------------|--------|-------------|
| SPI_REG_BFR_SIZE       | 0x0100           | W      | 16 bit      |
| SPI_REG_WRBUF_SPC_AVA  | 0x0200           | R      | 16 bit      |
| SPI_REG_RDBUF_BYTE_AVA | 0x0300           | R      | 16 bit      |
| SPI_REG_SPI_CONFIG     | 0x0400           | R/W    | 16 bit      |
| SPI_REG_INTR_CAUSE     | 0x0C00           | R/W    | 16 bit      |
| SPI_REG_INTR_ENABLE    | 0x0D00           | R/W    | 16 bit      |
| SPI_REG_SIGNATURE      | 0x1A00           | R      | 16 bit      |

NOTE: The column access is derived from the actual function of the original driver. It may be that some registers can also be accessed otherwise.

#### 5.1.1 SPI\_REG\_BFR\_SIZE

This register has to be set before reading or writing external data. This register needs to contain the byte count of the data to be accessed over SPI.

#### 5.1.2 SPI\_REG\_WRBUF\_SPC\_AVA

This register can be read to determine how much space is available in the write buffer. This contains the byte count of data that can be written via write external command.

This register should have the value 0x0C5B ( 3163 bytes ) after a reset, as long as no data was sent before via external write command.

Reserving more data with SPI\_REG\_BFR\_SIZE than available via SPI\_REG\_WRBUF\_SPC\_AVA isn't allowed.

#### 5.1.3 SPI\_REG\_RDBUF\_BYTE\_AVA

This register can be read to determine how much bytes are available in the read buffer. This contains the byte count of data that can be read via read external command.

Requesting more data with SPI\_REG\_BFR\_SIZE than available via SPI\_REG\_RDBUF\_BYTE\_AVA isn't allowed.

#### 5.1.4 SPI\_REG\_SPI\_CONFIG

This register contains ,,settings" of the SPI interface. Meaning of bits:

 $QCASPI_SLAVE_RESET_BIT$  (1 << 6)

enabling this bit causes the QCA7000 to reset

All the other bits should be kept. So this register should be used in a ,,read, modify, write" cycle.

#### 5.1.5 SPI\_REG\_INTR\_CAUSE

This register can be queried to find out the reason of an hardware interrupt on the dedicated SPI interrupt line. Meaning of bits (same as SPI\_REG\_INTR\_ENABLE):

| SPI_INT_CPU_ON    | (1 << 6) |
|-------------------|----------|
| SPI_INT_WRBUF_ERR | (1 << 2) |
| SPI_INT_RDBUF_ERR | (1 << 1) |
| SPI_INT_PKT_AVLBL | (1 << 0) |

This register can also be written to to confirm the SPI interrupt.

#### 5.1.6 SPI\_REG\_INTR\_ENABLE

This register contains the enable flags for different SPI interrupts. Meaning of bits (same as SPI\_REG\_INTR\_CAUSE):

| SPI_INT_CPU_ON    | (1 << 6) |
|-------------------|----------|
| SPI_INT_WRBUF_ERR | (1 << 2) |
| SPI_INT_RDBUF_ERR | (1 << 1) |
| SPI_INT_PKT_AVLBL | (1 << 0) |

#### 5.1.7 SPI\_REG\_SIGNATURE

This register can be used to ensure the correct function of the SPI interface and that the host handles the endianess correctly. It always contains 0xAA55.

# 6 Framing for Ethernet Packets

All Ethernet packets must framed as described in this chapter. Additional for the SPI interface these frames must be encapsulated in external read / write operations.

Here is an example Ethernet frame without SPI/UART framing (ARP broadcast, padded to 60 bytes):

 FF
 FF
 FF
 FF
 G6
 05
 04
 03
 02
 03
 08
 06
 00
 01

 08
 00
 06
 04
 00
 01
 06
 05
 04
 03
 02
 03
 08
 06
 00
 01

 08
 00
 06
 04
 00
 01
 06
 05
 04
 03
 02
 03
 C0
 A8
 01
 04

 00
 00
 00
 00
 00
 00
 04
 03
 02
 03
 C0
 A8
 01
 04

 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00
 00

## 6.1 Transmit Frame

The SPI / UART transmit framing is used for data packets sent from the host processor to the QCA7000.

| Offset    | Length  | Symbol | Description                                               |
|-----------|---------|--------|-----------------------------------------------------------|
| 0x0000    | 4       | SOF    | Start Of Frame. Must be 0xAAAAAAAA.                       |
| 0x0004    | 2       | FL     | The Ethernet frame length in little endian format. The    |
|           |         |        | frame starts at offset 0x0008 and includes all fields up  |
|           |         |        | to but excluding EOF. The minimum is 60. The maximum      |
|           |         |        | is 1518 if VLAN is omitted and 1522 if not.               |
| 0x0006    | 2       | RSVD   | Must be 0x0000. Reserved to ensure 4-byte frame align-    |
|           |         |        | ment.                                                     |
| 0x0008    | 60-1522 | ETH    | Frame Body (Layer 2 Ethernet frame without FCS), con-     |
|           |         |        | tains Destination Address, Source Address, (VLAN Tag),    |
|           |         |        | Ethertype and the actual data                             |
| 0x004A to | 2       | EOF    | End Of Frame. Must be 0x5555. This field starts at offset |
| 0x5F8     |         |        | 0x0008 plus FL.                                           |

Note: In case the frame body is smaller than 60 bytes it needs to be padded with zero.

#### 6.2 SPI Receive Frame

The SPI receive framing is used for data packets sent from the QCA7000 to the host processor.

| Offset        | Length  | Symbol | Description                                              |
|---------------|---------|--------|----------------------------------------------------------|
| 0x0000        | 4       | LEN    | Hardware generated packet length.                        |
| 0x0004        | 4       | SOF    | Start Of Frame. Must be 0xAAAAAAAA.                      |
| 0x0008        | 2       | FL     | The Ethernet frame length in little endian format. The   |
|               |         |        | frame starts at offset 0x000C and includes all fields up |
|               |         |        | to but excluding EOF. The minimum is 60. The maximum     |
|               |         |        | is 1518 if VLAN is omitted and 1522 if not.              |
| 0x000A        | 2       | RSVD   | Must be 0x0000. Reserved to ensure 4-byte frame align-   |
|               |         |        | ment.                                                    |
| 0x000C        | 60-1522 | ETH    | Frame Body (Layer 2 Ethernet frame without FCS), con-    |
|               |         |        | tains Destination MAC Address, Source MAC Address,       |
|               |         |        | optional VLAN Tag, Ethertype and the actual data         |
| 0x0008 plus   | 2       | EOF    | End Of Frame. Must be 0x5555.                            |
| FL (0x004A to |         |        |                                                          |
| 0x5F8)        |         |        |                                                          |

# 6.3 UART Receive Frame

The UART receive framing is used for data packets sent from the QCA7000 to the host processor.

| Offset                                 | Length  | Symbol | Description                                                                                                                                                                                                      |
|----------------------------------------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0000                                 | 4       | SOF    | Start Of Frame. Must be 0xAAAAAAAA.                                                                                                                                                                              |
| 0x0004                                 | 2       | FL     | The Ethernet frame length in little endian format. The frame starts at offset 0x0008 and includes all fields up to but excluding EOF. The minimum is 60. The maximum is 1518 if VLAN is omitted and 1522 if not. |
| 0x0006                                 | 2       | RSVD   | Must be 0x0000. Reserved to ensure 4-byte frame alignment.                                                                                                                                                       |
| 0x0008                                 | 60-1522 | ETH    | Frame Body (Layer 2 Ethernet frame without FCS), con-<br>tains Destination MAC Address, Source MAC Address,<br>optional VLAN Tag, Ethertype and the actual data                                                  |
| 0x0004 plus<br>FL (0x004A to<br>0x5F8) | 2       | EOF    | End Of Frame. Must be 0x5555.                                                                                                                                                                                    |

# 7 Recommended Usage of the SPI

## 7.1 Initial Setup after each QCA7000 reset

- 1. read SPI\_REG\_SIGNATURE and ignore the response
- 2. read SPI\_REG\_SIGNATURE again and make sure it matches the defined value of 0xAA55
- 3. set the SPI\_REG\_INTR\_ENABLE and enable the following interrupts: SPI\_INT\_CPU\_ON, SPI\_INT\_PKT\_AVLBL, SPI\_INT\_RDBUF\_ERR, SPI\_INT\_WRBUF\_ERR

# 7.2 Handling SPI Interrupts

The QCA7000 has an interrupt signal to raise a flag if it has something to tell to the host CPU. If the host CPU captures a raising edge on the interrupt signal (or if it was missed and a static high level is observed) all interrupts should be disabled by writing zero into the SPI\_REG\_INTR\_ENABLE register first. After that the SPI\_REG\_INTR\_CAUSE register can be read. In this register the QCA7000 tells why the interrupt was raised.

Once the content of the interrupt cause register was received the interrupt cause should confirmed by writing the exact same content back. This resets all interrupt causes - so make sure to react on all of them correctly. Resetting of all interrupt causes results in the SPI interrupt signal transitioning back to low. Finally re-enable all desired interrupts in the SPI\_REG\_INTR\_ENABLE register.



Figure 3: Example - Interrupt handling

Reaction for interrupt causes:

| Interrupt cause   | Recommended reaction                                       |
|-------------------|------------------------------------------------------------|
| SPI_INT_CPU_ON    | the QCA7000 just performed a startup, see ,,initial setup" |
| SPI_INT_WRBUF_ERR | perform a QCA7000 restart via QCASPI_SLAVE_RESET_BIT       |
| SPI_INT_RDBUF_ERR | perform a QCA7000 restart via QCASPI_SLAVE_RESET_BIT       |
| SPI_INT_PKT_AVLBL | perform an external read                                   |

# 7.3 External Read

To read the data from the QCA7000 via external read the following steps should be performed:

- 1. read register SPI\_REG\_RDBUF\_BYTE\_AVA, this gives the length of the available data
- 2. write register SPI\_REG\_BFR\_SIZE, this sets the length of data to be read via ,,external read"
- 3. start an external read and receive as much data as set in SPI\_REG\_BFR\_SIZE before

Note: The SPI chip select must be kept low between the external read command and data receiving.





#### 7.4 External Write

To write the data to the QCA7000 via external write following steps should be performed:

- 1. calculate value for SPI\_REG\_BFR\_SIZE ( value = SOF + FL + RSVD + ETH + EOF )
- 2. read register SPI\_REG\_WRBUF\_SPC\_AVA to find out how much space is available in the QCA7000
- 3. write register SPI\_REG\_BFR\_SIZE to set the length of data to be sent via the next ,,external write"
- 4. start an external write and send as much data as set in SPI\_REG\_BFR\_SIZE before.

Note: The SPI chip select must be kept low between the external write command and data writing.





# 8 Troubleshooting

If your SPI communication is not working you should try the following:

- keep the SPI signal length as short as possible, preferably under 10 cm
- if the response of the QCA7000 for the signature register seems to be incorrect you should try to add series termination resistors (between 10 and 20 Ohm) in the SPI clock and data lines

# 9 Appendix

1. UART/SPI drivers for Qualcomm Atheros QCA7000 serial-to-powerline bridge chip. This version is specific to Linux 2.6.35 and Freescale iMX28 CPU. (separate as an4\_qca7000\_driver\_30\_09\_2014.zip)

### 10 Contact

I2SE GmbH Friedrich-List-Platz 2 04103 Leipzig Germany

http://www.i2se.com/